2015-08-21 07:04:50 +00:00
|
|
|
/* Unicorn Emulator Engine */
|
|
|
|
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2015 */
|
|
|
|
|
|
|
|
#include "hw/boards.h"
|
|
|
|
#include "hw/arm/arm.h"
|
|
|
|
#include "sysemu/cpus.h"
|
|
|
|
#include "unicorn.h"
|
|
|
|
#include "cpu.h"
|
|
|
|
#include "unicorn_common.h"
|
2016-03-02 03:43:02 +00:00
|
|
|
#include "uc_priv.h"
|
2015-08-21 07:04:50 +00:00
|
|
|
|
|
|
|
|
2016-08-20 11:14:07 +00:00
|
|
|
const int ARM64_REGS_STORAGE_SIZE = offsetof(CPUARMState, tlb_table);
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
static void arm64_set_pc(struct uc_struct *uc, uint64_t address)
|
|
|
|
{
|
|
|
|
((CPUARMState *)uc->current_cpu->env_ptr)->pc = address;
|
|
|
|
}
|
|
|
|
|
2016-01-31 22:22:20 +00:00
|
|
|
void arm64_release(void* ctx);
|
|
|
|
|
|
|
|
void arm64_release(void* ctx)
|
|
|
|
{
|
|
|
|
TCGContext *s = (TCGContext *) ctx;
|
|
|
|
|
2016-12-21 14:28:36 +00:00
|
|
|
g_free(s->tb_ctx.tbs);
|
2016-01-31 22:22:20 +00:00
|
|
|
struct uc_struct* uc = s->uc;
|
|
|
|
ARMCPU* cpu = (ARMCPU*) uc->cpu;
|
2016-12-21 14:28:36 +00:00
|
|
|
g_free(cpu->cpreg_indexes);
|
|
|
|
g_free(cpu->cpreg_values);
|
|
|
|
g_free(cpu->cpreg_vmstate_indexes);
|
|
|
|
g_free(cpu->cpreg_vmstate_values);
|
2016-01-31 22:22:20 +00:00
|
|
|
|
|
|
|
release_common(ctx);
|
|
|
|
}
|
|
|
|
|
2015-08-26 10:30:58 +00:00
|
|
|
void arm64_reg_reset(struct uc_struct *uc)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2016-09-23 14:38:21 +00:00
|
|
|
CPUArchState *env = uc->cpu->env_ptr;
|
2015-08-21 07:04:50 +00:00
|
|
|
memset(env->xregs, 0, sizeof(env->xregs));
|
|
|
|
|
|
|
|
env->pc = 0;
|
|
|
|
}
|
|
|
|
|
2016-04-04 15:25:30 +00:00
|
|
|
int arm64_reg_read(struct uc_struct *uc, unsigned int *regs, void **vals, int count)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2016-09-23 14:38:21 +00:00
|
|
|
CPUState *mycpu = uc->cpu;
|
2016-04-04 15:25:30 +00:00
|
|
|
int i;
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2016-04-04 15:25:30 +00:00
|
|
|
for (i = 0; i < count; i++) {
|
|
|
|
unsigned int regid = regs[i];
|
|
|
|
void *value = vals[i];
|
2017-01-15 12:13:35 +00:00
|
|
|
if (regid >= UC_ARM64_REG_X0 && regid <= UC_ARM64_REG_X28) {
|
2016-04-04 15:25:30 +00:00
|
|
|
*(int64_t *)value = ARM_CPU(uc, mycpu)->env.xregs[regid - UC_ARM64_REG_X0];
|
2017-01-15 12:13:35 +00:00
|
|
|
} else if (regid >= UC_ARM64_REG_W0 && regid <= UC_ARM64_REG_W30) {
|
|
|
|
*(int32_t *)value = READ_DWORD(ARM_CPU(uc, mycpu)->env.xregs[regid - UC_ARM64_REG_W0]);
|
|
|
|
} else {
|
2016-04-04 15:25:30 +00:00
|
|
|
switch(regid) {
|
|
|
|
default: break;
|
|
|
|
case UC_ARM64_REG_X29:
|
|
|
|
*(int64_t *)value = ARM_CPU(uc, mycpu)->env.xregs[29];
|
|
|
|
break;
|
|
|
|
case UC_ARM64_REG_X30:
|
|
|
|
*(int64_t *)value = ARM_CPU(uc, mycpu)->env.xregs[30];
|
|
|
|
break;
|
|
|
|
case UC_ARM64_REG_PC:
|
|
|
|
*(uint64_t *)value = ARM_CPU(uc, mycpu)->env.pc;
|
|
|
|
break;
|
|
|
|
case UC_ARM64_REG_SP:
|
|
|
|
*(int64_t *)value = ARM_CPU(uc, mycpu)->env.xregs[31];
|
|
|
|
break;
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-04 15:25:30 +00:00
|
|
|
int arm64_reg_write(struct uc_struct *uc, unsigned int *regs, void* const* vals, int count)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2016-09-23 14:38:21 +00:00
|
|
|
CPUState *mycpu = uc->cpu;
|
2016-04-04 15:25:30 +00:00
|
|
|
int i;
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2016-04-04 15:25:30 +00:00
|
|
|
for (i = 0; i < count; i++) {
|
|
|
|
unsigned int regid = regs[i];
|
|
|
|
const void *value = vals[i];
|
2017-01-15 12:13:35 +00:00
|
|
|
if (regid >= UC_ARM64_REG_X0 && regid <= UC_ARM64_REG_X28) {
|
2016-04-04 15:25:30 +00:00
|
|
|
ARM_CPU(uc, mycpu)->env.xregs[regid - UC_ARM64_REG_X0] = *(uint64_t *)value;
|
2017-01-15 12:13:35 +00:00
|
|
|
} else if (regid >= UC_ARM64_REG_W0 && regid <= UC_ARM64_REG_W30) {
|
|
|
|
WRITE_DWORD(ARM_CPU(uc, mycpu)->env.xregs[regid - UC_ARM64_REG_W0], *(uint32_t *)value);
|
|
|
|
} else {
|
2016-04-04 15:25:30 +00:00
|
|
|
switch(regid) {
|
|
|
|
default: break;
|
|
|
|
case UC_ARM64_REG_X29:
|
|
|
|
ARM_CPU(uc, mycpu)->env.xregs[29] = *(uint64_t *)value;
|
|
|
|
break;
|
|
|
|
case UC_ARM64_REG_X30:
|
|
|
|
ARM_CPU(uc, mycpu)->env.xregs[30] = *(uint64_t *)value;
|
|
|
|
break;
|
|
|
|
case UC_ARM64_REG_PC:
|
|
|
|
ARM_CPU(uc, mycpu)->env.pc = *(uint64_t *)value;
|
|
|
|
// force to quit execution and flush TB
|
|
|
|
uc->quit_request = true;
|
|
|
|
uc_emu_stop(uc);
|
|
|
|
break;
|
|
|
|
case UC_ARM64_REG_SP:
|
|
|
|
ARM_CPU(uc, mycpu)->env.xregs[31] = *(uint64_t *)value;
|
|
|
|
break;
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-01-19 11:50:28 +00:00
|
|
|
DEFAULT_VISIBILITY
|
2015-08-21 07:04:50 +00:00
|
|
|
void arm64_uc_init(struct uc_struct* uc)
|
|
|
|
{
|
|
|
|
register_accel_types(uc);
|
|
|
|
arm_cpu_register_types(uc);
|
|
|
|
aarch64_cpu_register_types(uc);
|
|
|
|
machvirt_machine_init(uc);
|
|
|
|
uc->reg_read = arm64_reg_read;
|
|
|
|
uc->reg_write = arm64_reg_write;
|
|
|
|
uc->reg_reset = arm64_reg_reset;
|
|
|
|
uc->set_pc = arm64_set_pc;
|
2016-01-31 22:22:20 +00:00
|
|
|
uc->release = arm64_release;
|
2015-08-21 07:04:50 +00:00
|
|
|
uc_common_init(uc);
|
|
|
|
}
|