mirror of
https://github.com/yuzu-emu/unicorn
synced 2024-11-25 13:08:56 +00:00
nvic: Implement AIRCR changes for v8M
The Application Interrupt and Reset Control Register has some changes for v8M: * new bits SYSRESETREQS, BFHFNMINS and PRIS: these all have real state if the security extension is implemented and otherwise are constant * the PRIGROUP field is banked between security states * non-secure code can be blocked from using the SYSRESET bit to reset the system if SYSRESETREQS is set Implement the new state and the changes to register read and write. For the moment we ignore the effects of the secure PRIGROUP. We will implement the effects of PRIS and BFHFNMIS later. Backports register-related additions in commit 3b2e934463121f06d04e4d17658a9a7cdc3717b0 from qemu
This commit is contained in:
parent
630a38cf94
commit
2c8a0fe0d7
2 changed files with 19 additions and 0 deletions
|
@ -180,6 +180,13 @@ static void arm_cpu_reset(CPUState *s)
|
|||
|
||||
if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
|
||||
env->v7m.secure = true;
|
||||
} else {
|
||||
/* This bit resets to 0 if security is supported, but 1 if
|
||||
* it is not. The bit is not present in v7M, but we set it
|
||||
* here so we can avoid having to make checks on it conditional
|
||||
* on ARM_FEATURE_V8 (we don't let the guest see the bit).
|
||||
*/
|
||||
env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
|
||||
}
|
||||
|
||||
/* In v7M the reset value of this bit is IMPDEF, but ARM recommends
|
||||
|
|
|
@ -456,6 +456,7 @@ typedef struct CPUARMState {
|
|||
int exception;
|
||||
uint32_t primask[M_REG_NUM_BANKS];
|
||||
uint32_t faultmask[M_REG_NUM_BANKS];
|
||||
uint32_t aircr; /* only holds r/w state if security extn implemented */
|
||||
uint32_t secure; /* Is CPU in Secure state? (not guest visible) */
|
||||
} v7m;
|
||||
|
||||
|
@ -1194,6 +1195,17 @@ FIELD(V7M_CCR, STKALIGN, 9, 1)
|
|||
FIELD(V7M_CCR, DC, 16, 1)
|
||||
FIELD(V7M_CCR, IC, 17, 1)
|
||||
|
||||
/* V7M AIRCR bits */
|
||||
FIELD(V7M_AIRCR, VECTRESET, 0, 1)
|
||||
FIELD(V7M_AIRCR, VECTCLRACTIVE, 1, 1)
|
||||
FIELD(V7M_AIRCR, SYSRESETREQ, 2, 1)
|
||||
FIELD(V7M_AIRCR, SYSRESETREQS, 3, 1)
|
||||
FIELD(V7M_AIRCR, PRIGROUP, 8, 3)
|
||||
FIELD(V7M_AIRCR, BFHFNMINS, 13, 1)
|
||||
FIELD(V7M_AIRCR, PRIS, 14, 1)
|
||||
FIELD(V7M_AIRCR, ENDIANNESS, 15, 1)
|
||||
FIELD(V7M_AIRCR, VECTKEY, 16, 16)
|
||||
|
||||
/* V7M CFSR bits for MMFSR */
|
||||
FIELD(V7M_CFSR, IACCVIOL, 0, 1)
|
||||
FIELD(V7M_CFSR, DACCVIOL, 1, 1)
|
||||
|
|
Loading…
Reference in a new issue